Age | Commit message (Collapse) | Author | |
---|---|---|---|
2009-03-07 | nouveau: fix more breakage from pipe_reference.. | Ben Skeggs | |
2009-03-07 | nouveau: make stateobjs start off with refcount of 1 | Ben Skeggs | |
2009-03-07 | Fix nv50_screen_create() | Victor Stinner | |
Setup screen->pipe before using it (screen->constbuf = screen->pipe.buffer_create(...)) | |||
2009-03-07 | Fix nouveau_pipe_create() / nouveau_context_init(): raise an error if the ↵ | Victor Stinner | |
screen/pipe creation failed | |||
2009-03-06 | Add Solaris to OS'es using PROT_EXEC mmap() to get executable heap space | Alan Coopersmith | |
Signed-off-by: Alan Coopersmith <alan.coopersmith@sun.com> | |||
2009-03-06 | r300-gallium: Fix masking on vertex formats. | Corbin Simpson | |
Gah, what a simple yet terrible mistake. | |||
2009-03-06 | r300-gallium: Remove unknown regs. | Corbin Simpson | |
Leftovers from fglrx traces, probably. | |||
2009-03-06 | r300-gallium: Actually do framebuffer setup. | Corbin Simpson | |
Can't believe this wasn't wired up. | |||
2009-03-06 | r300-gallium: Make sure registers are inside BEGIN/END CS. | Corbin Simpson | |
2009-03-06 | r300-gallium: Separate out fog block. | Corbin Simpson | |
We'll never actually use fog block. (I hope.) | |||
2009-03-06 | glsl: call the program optimizer | Brian Paul | |
This still needs more testing bug glean and Mesa GLSL tests seem OK. | |||
2009-03-06 | i965: check if we run out of GRF/temp registers | Brian Paul | |
Before this change we would up emitting instructions with invalid register numbers. This typically (but not always) hung the GPU. For now, just prevent emitting bad instructions to avoid hangs. Still need to do some kind of proper error recovery. | |||
2009-03-06 | mesa: added _mesa_read_shader() function to read shaders from files | Brian Paul | |
Useful for debugging to override an application's shader. | |||
2009-03-06 | i965: bump up BRW_EU_MAX_INSN | Brian Paul | |
This is the size of the intermediate instruction buffer. | |||
2009-03-06 | mesa: add new program optimizer code | Brian Paul | |
This is pretty simplistic for now, but helps with certain shaders. | |||
2009-03-06 | i965: comments | Brian Paul | |
2009-03-06 | i965: comments and minor clean-ups | Brian Paul | |
2009-03-06 | i965: avoid unnecessary calls to brw_wm_is_glsl() | Brian Paul | |
This function scans the shader to see if it has any GLSL features like conditionals and loops. Calling this during state validation is expensive. Just call it when the shader is given to the driver and save the result. There's some new/temporary assertions to be sure we don't get out of sync on this. | |||
2009-03-06 | r300: fix depth write regression (found by Nicolai Haehnle) | Maciej Cencora | |
Signed-off-by: Nicolai Haehnle <nhaehnle@gmail.com> | |||
2009-03-06 | r300: enable EXT_fog_coord extension | Maciej Cencora | |
Remove fixed function fog setup. Signed-off-by: Nicolai Haehnle <nhaehnle@gmail.com> | |||
2009-03-06 | r300: route fog coord and W pos correctly | Maciej Cencora | |
Also cleanup sw tcl vertex buffer setup Signed-off-by: Nicolai Haehnle <nhaehnle@gmail.com> | |||
2009-03-06 | r300: rewrite and hopefully simplify RS setup | Maciej Cencora | |
Testing and regression fixes by Markus Amsler Signed-off-by: Nicolai Haehnle <nhaehnle@gmail.com> | |||
2009-03-06 | r300: add few macros for RS setup | Maciej Cencora | |
Signed-off-by: Nicolai Haehnle <nhaehnle@gmail.com> | |||
2009-03-06 | r300: silence valgrind | Maciej Cencora | |
Signed-off-by: Nicolai Haehnle <nhaehnle@gmail.com> | |||
2009-03-06 | r300: Print reg address when debugging is enabled | Maciej Cencora | |
Signed-off-by: Nicolai Haehnle <nhaehnle@gmail.com> | |||
2009-03-06 | r300: don't crash on sw tcl hw if point size vertex attrib is sent | Maciej Cencora | |
2009-03-06 | r300-gallium: GA enhancements. | Corbin Simpson | |
Basically an errata fixup register. | |||
2009-03-06 | r300-gallium: Flat/smooth shading state. | Corbin Simpson | |
2009-03-06 | r300-gallium: Pick up a few more bits of rs_state. | Corbin Simpson | |
Including two registers that already should have been covered...huh... | |||
2009-03-06 | wgl: Check support for all other depth/stencil formats. | José Fonseca | |
2009-03-06 | wgl: Choose a supported S8Z24/Z24S8/X8Z24/Z24X8. | José Fonseca | |
2009-03-06 | mesa: Reads must also be done with lock held. | José Fonseca | |
Otherwise two threads might think each made the refcount go zero. | |||
2009-03-06 | mesa: Fix typo. | José Fonseca | |
Windows threads block if one over-unlocks them. | |||
2009-03-05 | intel: Fix bpp setting of blits to 8bpp targets. | Eric Anholt | |
This was causing hangs in cairogears, as we would blit to the 8bpp target (A8 texture) as 16bpp, and stomp over state objects. | |||
2009-03-05 | i965: fix 3DPRIMITIVE batch decode of the vertex count field. | Eric Anholt | |
2009-03-05 | i965: Stop dumping programs after the first all-zeroes entry. | Eric Anholt | |
2009-03-05 | intel: Add always_flush_batch driconf option for making small batchbuffers. | Eric Anholt | |
This can improve debugging with INTEL_DEBUG=batch,sync by giving smaller batchbuffers. | |||
2009-03-05 | intel: Add always_flush_cache driconf option for debugging cache flush failure. | Eric Anholt | |
I keep wanting to hack this knob in as a one-time thing, so it seemed useful to have all the time. | |||
2009-03-05 | i965: Add a note about why the _NEW_STENCIL is required in draw_buffers. | Eric Anholt | |
2009-03-05 | intel: Remove a gratuitous MI_FLUSH after clearing with a blit. | Eric Anholt | |
The 3D destination shares the same cache so we don't have any trouble with the later commands needing the writes flushed inside of the same batchbuffer. | |||
2009-03-05 | i965: Remove dead flushing code. | Eric Anholt | |
2009-03-06 | st/xorg: Install to XORG_DRIVER_INSTALL_DIR | Joel Bosveld | |
2009-03-05 | i965: comments and formatting fixes | Brian Paul | |
2009-03-05 | i965: fix emit_math1() function used for scalar instructions | Brian Paul | |
Instructions such as RCP, RSQ, LOG must smear the result of the function across the dest register's X, Y, Z and W channels (subject to write masking). Before this change, only the X component was getting written. Among other things, this fixes cube map texture sampling in GLSL shaders (since cube lookups involve normalizing the texcoord). | |||
2009-03-05 | mesa: added some assertions | Brian Paul | |
2009-03-05 | mesa: when printing src regs, use |reg| for absolute value | Brian Paul | |
And check opcode number to avoid crashing on driver-private opcodes. | |||
2009-03-05 | i965: fix screen depth test in intel_validate_framebuffer)_ | Brian Paul | |
front_region may be null. | |||
2009-03-05 | i965: init dest reg CondMask = COND_TR (the proper default) | Brian Paul | |
Plus fix up a debug printf. | |||
2009-03-05 | r300-gallium: Move RS block setup to CSO. | Corbin Simpson | |
2009-03-05 | r300-gallium: Move scissor state. | Corbin Simpson | |
Keep it grouped with all the other parameterized state. |